Untitled
Abstract: No abstract text available
Text: HITACHI/ LO GIC/A R R A Y S/ M E M TE HD74HC194 DË J 4 4 ^ 2 0 3 001044 3 5 J ~ 92D 1 0 4 4 3 # 4-bit Bidirectional Universal Shift Register This bidirectional sh ift register is designed to incorporate P IN A R R A N G M E N T v irtu a lly all o f the features a system designer may w ant in
|
OCR Scan
|
PDF
|
HD74HC194
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A R RA YS /M EM T2 , _ . D E I 4MtihSD3 001D37S 0 | ~ ~ 92D HD74HC123A # Dual Retriggerable Monostable Multivibrators with Clear This multivibrator features both a negative. A, and a positive, • PIN ARRANGEMENT B, transition triggered input, either of which can be used as
|
OCR Scan
|
PDF
|
001D37S
HD74HC123A
0D1D315
|
Untitled
Abstract: No abstract text available
Text: H I T A C H I / LOGIC/ARRAYS/flEH ^5 4 4 ^ 5 0 3 0010b44 1 92D HD 74H C T240 # 10644 D ]~'SZ-<>7 Octal B u ffers/Line D rivers/L ine Receivers with inverted 3-state outputs PIN ARRANGEMENT The HD74HCT240 is an inverting buffer and has two active low enables (1G and 2G). Each enable independently con
|
OCR Scan
|
PDF
|
0010b44
HD74HCT240
44TtiED3
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOGIC/ARRAYS/MEM HD74HCT137 TB DE 4 4 ^ 2 0 3 # 3-to-8-line Decoder/Dem ultiplexer with Address Latch | PIN ARRANGEMENT r-J-a T - , T ¡ ] Vcc B[T - B c^ - C Yi u jy. GL Yi ÏÏ]V i G L^ - A Yfl - C¡ Yi ¡ 2] Yi G i^ - Gi
|
OCR Scan
|
PDF
|
HD74HCT137
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: Ï Ë J 4 4 cit,2D3 G G 1 D 3 S 7 1 J H I T A C H I / L O G I C / A R R A Y S / N E M "il 92D HD74HC91 üT-ïé-ûf-O 10357 • 8 - bit Shift Register This serial-in, serial-out, 8-bit shift register is composed o f eight R-S master-slave flip-flo ps, inpu t gating, and a clock
|
OCR Scan
|
PDF
|
HD74HC91
0D1D315
|
Untitled
Abstract: No abstract text available
Text: H I T A C H I / L O G I C / A R R A Y S / M E M H D 74H C 374 H D 74H C 534 I S D Ë J M a t a d a 1 5 1 3 fi • Octal D-type Flip-Flops with 3 -state outputs • Octal D-type Flip-Flops (with inverted 3 -state o u tp u ts ) 92D These devices are positive edge triggered flip-flo ps. The d if
|
OCR Scan
|
PDF
|
HD74HC374
HD74HC534
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: "HITACHI/ L O G I C / A R RA YS /M En TS D E I 4 4 ^ 5 0 3 DD Id 3 Mb 4 | .9 2 D HD74HC76 • 10346 D T ~ Ÿ é ~ â 7 -û 7 Dual J-K Flip-Flops with Preset and Clear • PIN ARRANGEMENT Each flip -flo p has independent J, K , preset, clear, and clock
|
OCR Scan
|
PDF
|
HD74HC76
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: Ì5 HITACHI/ LOGIC/ARRAYS/MEM DE] 4 4 ^ 5 0 3 0GlD3b3 92D HD74HC107 4 |~ V T ~ lf b ~ '0 7 - '0 7 10363 Dual J-K Flip-Flops with Clear This flip-flop is edge sensitive to the clock input and change | PIN ARRANGEMENT state on the negative going transition of the clock pulse.
|
OCR Scan
|
PDF
|
HD74HC107
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOGI C / A R R A Y S/ M E M la HD74HC4060 D Ë J *44^203 O O l D b m 92D I VT-V5-2.3-n 10 61 4 # 14-stage Binary Counter The HD74HC4060 is a 14 stage counter, this device increments on the falling edge negative transition of the input | I PIN ARRANGEMENT
|
OCR Scan
|
PDF
|
HD74HC4060
14-stage
HD74HC4060
HD74HC4Q60
eit54
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOeiC/ARRAYS/riEM TE HD74HC323 DË| ^ ^ 5 0 3 Oq i o m ö T 4 # 8-bit Universal Shift/Storage Register with 3-state Outputs This eight-bit universal register features m ultiplexed I/O ports to achieve fu ll eight b it data handling in a single 20*pin
|
OCR Scan
|
PDF
|
HD74HC323
HD74HC323
44TLED3
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HITACH I/ LOGIC/ARRAYS/MEfl ì n j 44Tb2D3 00104L.7 5 J~~ -> HD74HC253 92D 10467 D # Dual 4-to-l-line Data Selectors/Multiplexers with 3-state outputs r * b * 7 " X l - 5 1 T he large ou tp u t drive a n d 3-state features o f this device P IN A R R A N G E M E N T
|
OCR Scan
|
PDF
|
44Tb2D3
00104L
HD74HC253
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A R R A Y S / M E N 'ÎH D eJ 44^203 DOlObbb Q 10666 d 7 "-S 2 -3 Ì 92D HD74HCT640,HD74HCT643 Both the HD74HCT640 and the HD74HCT643 have one active low enable Input G , and a direction control (D IR ). When the DIR Input li high, data flow i from the A Inputi
|
OCR Scan
|
PDF
|
HD74HCT640
HD74HCT643
HD74HCT643
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOGIC/ARRAYS/HEfl TS D E | l44^13203 D O l O M h T ; HD74HC257 92D T 10469 D # Quad.2-to- 1-line Data Selectors/Multiplexers with noninverted 3-state outputs) -T -lcH-'LlSl PIN ARRANGEMENT The large output drive capability coupled with the 3-state
|
OCR Scan
|
PDF
|
HD74HC257
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: H I T A C H I ^ L O G I C / A R R A Y S / M E M TS D E j 44Tb2D3 DDlGblO 92D HD74HC4040 # 10610 T - H 5 ~ 3 3 - n 12-stage Binary Counter The HD74HC4040 is a 12 stage counter. This device is incre- | D PIN ARRANGEMENT merited on the falling edge negative transition} of the input
|
OCR Scan
|
PDF
|
44Tb2D3
HD74HC4040
12-stage
HD74HC4040
0D1D315
T-90-20
|
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOGIC/ARRAYS/MEM TS 44^203 00104^ 3 HD74HC356 92D 7 | 10499 D 18-to-l-line Data Selector/M ultiplexer/Register with 3-state outputs) - T - b - 7 - 2 1 - £ 7 This data selectors/multiplexers contain full on-chip binary
|
OCR Scan
|
PDF
|
HD74HC356
18-to-l-line
HD74HC356
44TtiED3
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A R R A Y S / M E M T2 DËJ 4 4 ^ 2 0 3 GülD4ñb I 9 2D HD74HC299 # 8-bit Universal Shift/Storage Register The H D 7 4 H C 2 9 9 features multiplexed Inputs/outputs to achieve full 8-bit data .handling in a single 20-pin package. | V .T -% -0 ? -0 S
|
OCR Scan
|
PDF
|
HD74HC299
20-pin
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: H IT A C H I/ L O G I C / A R R A Y S /flEd ^2 D E I 44TbE03 D D lD t4 2 92D HD74HCT238 • fi 10642 3-to-8-line Decoder/D em ultiplexer The HD74HCT238 has 3 binary select inputs A, B, and C . if the device is enabled these inputs determined which one of
|
OCR Scan
|
PDF
|
44TbE03
HD74HCT238
HD74HCT238
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOGIC/ARRAYS/MEN T2 DEI 4 4IikiE03 0010404 S > HD74HC298 92D 10484 # Quad. 2-input Multiplexers with storage) PIN ARRANGEMENT This circuit is controlled by the signals word select and clock. When the word select input is taken low w ord 1 (A 1, B i,
|
OCR Scan
|
PDF
|
ikiE03
HD74HC298
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HITACH I/ L O G I C / A R R A YS/MEH ^5 HD74HC292 HD74HC294 This device divides the j>Ê| 44TL.S03 00104fll □ 92D 10481 incoming clock frequency by a | PIN ARRANGEMENT •H D 7 4 H C 2 9 2 inputs. It has tw o Clock inputs, either o f which m ay be used as a clock in hib it. The device also has an active-low Reset,
|
OCR Scan
|
PDF
|
HD74HC292
HD74HC294
00104fll
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HI T A C H I / 1 E | M4Tt.ED3 D O l O b S E LOGIC/ARRAYS/riEM T2 HD74HCT245 92D 10652 I T 'S 2 ~ 3 / # Octal Bus Transceivers with 3-state outputs) This device has an active low enable input G and a direction control input (DIR). When D IR is high, data flows from the
|
OCR Scan
|
PDF
|
HD74HCT245
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A R R A Y S / H E M T 2 HD74HC367 D Ë | MMTba03 001050b 92D 10506 D T - 5 a -0 9 9 Hex Bus Drivers noninverted Data Outputs with 3-state outputs I I PIN ARRANGEMENT • FEATURES • High Speed Operation: tpe/ (A to Y)=8.5ns typ. (Q_=50pF)
|
OCR Scan
|
PDF
|
HD74HC367
MMTba03
001050b
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A RR AYS/ HE M TE HD74HC620 HD74HC623 % D E | 44Tt>203 0Q1QSS7 t> 92D 10557 o T 'S Z 'S l # Octal Bus Transceivers with inverted 3-state outputs Octal Bus Transceivers (with 3-state outputs) This octal bus transceiver is designed for asynchronous twoway com munication between data buses. The control
|
OCR Scan
|
PDF
|
HD74HC620
HD74HC623
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOG I C / A R R A Y S /flEM HD7 4 HC133 D E I 44TL5D3 0D103flD 4 92D # 10380 D 13-input NAND Gate This device contains a single 13-input N A N D gate. They PIN ARRANGEMENT perform the boofean functions in positive logic. DC CHARACTERISTICS Symbol
|
OCR Scan
|
PDF
|
HC133
44TL5D3
0D103flD
13-input
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G IC /A RRAY S/ MEN IE D E | 4 4 ^ 2 0 3 DGlDSMI 1 |~~ 92D 10549 HD74HC593 8-bit R egister/B in ary Counter w ith 3 -s ta te I/O The HD74HC593 consists of a parallel input, 8-bit storage register feeding an 8*bit binary counter. Both the register
|
OCR Scan
|
PDF
|
HD74HC593
HD74HC593
0D1D315
T-90-20
|