Untitled
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C1297NCZAD Microcontroller D ATA SH E E T D S -T M 4C 1297 NCZ A D- 1 5 8 0 2 . 2 7 2 9 S P M S 435A C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C1297NCZAD
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C129XKCZAD Microcontroller D ATA SHE E T D S -T M 4C 129XK CZ A D- 1 5 8 0 2 . 2 7 2 9 S P M S 448A C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C129XKCZAD
129XK
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C129CNCZAD Microcontroller D ATA SHE E T D S -T M 4C 129C NCZ A D- 1 5 8 0 2 . 2 7 2 9 S P M S 438A C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C129CNCZAD
|
PDF
|
verilog code for 32 bit AES encryption
Abstract: FIPS-197 SP800-38A EP3C40-6
Text: AES-P Programmable AES Encrypt/Decrypt Megafunction Conforms to the Advanced Encryption Standard AES standard (FIPS PUB 197) Single module efficiently integrates multiple AES functions and modes Run-time programmable for: − Encryption or Decryption − Cipher Key length:
|
Original
|
256-bits
FIPS-197
128-bit,
192-bit
256-bit
verilog code for 32 bit AES encryption
SP800-38A
EP3C40-6
|
PDF
|
SP800-38A
Abstract: FIPS-197 verilog code for 128 bit AES encryption verilog code for 32 bit AES encryption verilog code for AES algorithm verilog code for aes encryption
Text: Conforms to the Advanced Encryption Standard AES standard (FIPS PUB 197) AES-C Single module efficiently integrates multiple AES functions AES Optimized Encrypt/Decrypt Core Run-time programmable for: The AES-C core implements hardware data encryption and decryption using Rijndael
|
Original
|
FIPS-197
256-bits
128ace
SP800-38A
verilog code for 128 bit AES encryption
verilog code for 32 bit AES encryption
verilog code for AES algorithm
verilog code for aes encryption
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C1292NCZAD Microcontroller D ATA SH E E T D S -T M 4C 1292 NCZ A D- 1 5 6 3 8 . 2 7 11 S P M S 432 C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C1292NCZAD
|
PDF
|
TM4C129LNCZAD
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C129LNCZAD Microcontroller D ATA SH E E T D S -T M 4C 129L NCZ A D- 1 5 6 3 8 . 2 7 11 S P M S 443 C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C129LNCZAD
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C1292NCPDT Microcontroller D ATA SH E E T D S -T M 4C 1292 NCP DT - 1 5 6 3 8 . 2 7 11 S P M S 431 C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C1292NCPDT
|
PDF
|
LUPA-300
Abstract: CYIL1SM0300AA CYIL1SM0300AA-QBC L480 LUPA-1300 100 fps camera schematic LUPA300 CMOS global shutter
Text: LUPA-300 CYIL1SM0300AA-QBC VGA CMOS Image Sensor Features This VGA-resolution CMOS active pixel sensor features synchronous shutter and a maximal frame-rate of 250 fps in full resolution. The readout speed can be boosted by means of subsampling and windowed Region Of Interest ROI
|
Original
|
LUPA-300
CYIL1SM0300AA-QBC
10-bit
LUPA-300
CYIL1SM0300AA
CYIL1SM0300AA-QBC
L480
LUPA-1300
100 fps camera schematic
LUPA300
CMOS global shutter
|
PDF
|
P87/AD
Abstract: No abstract text available
Text: Ordering number : EN7972 LC875BP4A,LC875BM2A LC875BJ0A,LC875BH4A http://onsemi.com CMOS IC ROM 256K/224K/192K/176K byte, RAM 4096K byte on-chip 8-bit 1-chip Microcontroller Overview The LC875BP4A, LC875BM2A, LC875BJ0A, LC875BH4A is 8-bit single chip microcontroller with the following
|
Original
|
EN7972
LC875BP4A
LC875BM2A
LC875BJ0A
LC875BH4A
256K/224K/192K/176K
4096K
LC875BP4A,
LC875BM2A,
LC875BJ0A,
P87/AD
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Ordering number : EN8298B LC87F5G32A CMOS IC FROM 32K byte, RAM 1024 byte on-chip http://onsemi.com 8-bit 1-chip Microcontroller Overview The SANYO LC87F5G32A is an 8-bit microcomputer that, centered around a CPU running at a minimum bus cycle time of 100ns, integrates on a single chip a number of hardware features such as 32K-byte flash ROM onboard
|
Original
|
EN8298B
LC87F5G32A
LC87F5G32A
100ns,
32K-byte
1024-byte
16-bit
|
PDF
|
ibm25ppc750cxe
Abstract: dh28 code RISCwatch
Text: R Y PowerPC 750CXe RISC Microprocessor Datasheet February, 2001 PR EL IM IN A Version 1.0 for DD2.4 only IBM Microelectronics Division Notices Before using this information and the product it supports, be sure to read the general information on the back cover of this document.
|
Original
|
750CXe
ibm25ppc750cxe
dh28 code
RISCwatch
|
PDF
|
Untitled
Abstract: No abstract text available
Text: NM93CS06 MICROWIRE Bus Interface 256-Bit Serial EEPROM with Data Protect and Sequential Read General Description Features The NM93CS06 devices are 256 bits of CMOS non-volatile electrically erasable memory divided into 16 16-bit registers. Selected registers can be protected against data modification by
|
Original
|
NM93CS06
256-Bit
NM93CS06
16-bit
|
PDF
|
MB81V16165A
Abstract: No abstract text available
Text: To Top / Lineup / Index FUJITSU SEMICONDUCTOR DATA SHEET DS05-10192-3E MEMORY CMOS 1 M x 16 BITS HYPER PAGE MODE DYNAMIC RAM MB81V16165A-60/60L/-70/70L CMOS 1,048,576 × 16 BITS Hyper Page Mode Dynamic RAM • DESCRIPTION The Fujitsu MB81V16165A is a fully decoded CMOS Dynamic RAM DRAM that contains 16,777,216 memory
|
Original
|
DS05-10192-3E
MB81V16165A-60/60L/-70/70L
MB81V16165A
16-bit
256-bits
MB81V16165A
F9704
|
PDF
|
|
celeron MOTHERBOARD CIRCUIT diagram
Abstract: socket 370 pinout AP-585 AP-589 CK-408 PGA370
Text: Distributed by: www.Jameco.com ✦ 1-800-831-4242 The content and copyrights of the attached material are the property of its owner. Intel Celeron® Processor for the PGA370 Socket up to 1.40 GHz on 0.13 Micron Process Datasheet Product Features • ■
|
Original
|
PGA370
PGA370
celeron MOTHERBOARD CIRCUIT diagram
socket 370 pinout
AP-585
AP-589
CK-408
|
PDF
|
200H
Abstract: C-002RX C-004R DS2404 DS2404B DS2404S
Text: DS2404 EconoRAM Time Chip www.dalsemi.com PIN ASSIGNMENT FEATURES § 4096 bits of nonvolatile dual-port memory including real time clock/calendar in binary format, programmable interval timer, and programmable power-on cycle counter § 1-WireTM interface for MicroLAN
|
Original
|
DS2404
64-bit
48bit
256-bits
256-bit
200H
C-002RX
C-004R
DS2404
DS2404B
DS2404S
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TE X AS INS TRUM E NTS - ADVANCE INFO R MAT ION Tiva TM4C129DNCZAD Microcontroller D ATA SHE E T D S -T M 4C 129D NCZ A D- 1 5 6 3 8 . 2 7 11 S P M S 440 C o p yri g h t 2 0 07-2013 Te xa s In stru me n ts In co rporated Copyright Copyright © 2007-2013 Texas Instruments Incorporated. Tiva and TivaWare are trademarks of Texas Instruments Incorporated. ARM and Thumb are
|
Original
|
TM4C129DNCZAD
|
PDF
|
intel Socket 775 VID VTT
Abstract: 775 MOTHERBOARD CIRCUIT diagram intel 775 motherboard diagram socket AM2 pinout socket pga370
Text: Intel Pentium® III Processor Based on 0.13 Micron Process Up to 1.33 GHz Datasheet • ■ ■ ■ ■ ■ ■ ■ Available at 1.0, 1.13, 1.20, 1.33 GHz. System bus frequency at 133 MHz 256 KB Advanced Transfer Cache on-die, full speed Level 2 (L2 cache with Error
|
Original
|
|
PDF
|
SHA256
Abstract: Atmel tape and reel spec 8-lead SOIC
Text: Atmel AT88SA102S Atmel CryptoAuthentication Product Authentication Chip DATASHEET Not Recommended for New Designs Replaced by ATSHA204 Features • • • • • • • • • • • Secure authentication and key exchange Superior SHA-256 hash algorithm
|
Original
|
AT88SA102S
ATSHA204
SHA-256
256-bit
48-bit
150nA
OT-23
SHA256
Atmel tape and reel spec 8-lead SOIC
|
PDF
|
Untitled
Abstract: No abstract text available
Text: DS2154 PRELIMINARY DALLAS SEMICONDUCTOR DS2154 Enhanced E1 Single Chip Transceiver PACKAGE OUTLINE FEATURES • Complete E1 CEPT PCM-30/ISDN-PRI transceiver functionality • Onboard long and short haul line interface for clock/ data recovery and waveshaping
|
OCR Scan
|
DS2154
PCM-30/ISDN-PRI
32-bit
128-bit
DS2154
100-PIN
100-PIN
2bl4130
001542b
|
PDF
|
Untitled
Abstract: No abstract text available
Text: MEMORY CMOS 1 M x 16 BITS HYPER PAGE MODE DYNAMIC RAM MB8116165B-50/-60 CMOS 1,048,576 x 16 BITS Hyper Page Mode Dynamic RAM • DESCRIPTION The Fujitsu MB8116165B is a fully decoded CMOS Dynamic RAM DRAM that contains 16,777,216 memory cells accessible in 16-bit increments. The MB8116165B features a “hyper page” mode of operation whereby
|
OCR Scan
|
MB8116165B-50/-60
MB8116165B
16-bit
256-bits
B8116165B
50-LEAD
FPT-50P-M06)
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRE LIM IN AR YMarch 1996 Edition 2.2 FUJITSU PRODUCT PROFILE SHEET MB8 1 1 6 1 6 0 A - 6 0 /- 7 0 CMOS 1M X 16BIT FAST PAGE MODE DYNAMIC RAM CMOS 1,048,576 x 16BIT Fast Page Mode Dynamic RAM The Fujitsu MB8116160A is a fully decoded CMOS Dynamic RAM DRAM that contains
|
OCR Scan
|
16BIT
MB8116160A
16-blt
256-bits
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TMX320C6201 DIGITAL SIGNAL PROCESSOR SPRS051B - JANUARY 1997 - REVISED JUNE 1997 Highest Performance Fixed-Point Digital Signal Processor DSP : GGP 352-PIN BGA PACKAGE (BO TTO M V IE W ) I 26 o o o o o o o o o o o o o o o o o o o o o o o o o o - 1 600 MIPS @ 200 MHz
|
OCR Scan
|
TMX320C6201
SPRS051B
352-PIN
32-Bit
16-Bit
32-/40-Bit)
|
PDF
|
Untitled
Abstract: No abstract text available
Text: -P R E L IM IN A R Y October 1995 Edition 1.1 = FUJITSU PRODUCT PROFILE SHEET MB 8 116165 A- 60/-70 CMOS 1M X 16BIT HYPER PAGE M O D E DYNAMIC RAM CMOS 1,048,576 x 16BIT Hyper Page Mode Dynamic RAM The Fujitsu MB8116165A is a fully decoded CMOS Dynamic RAM DRAM that contains
|
OCR Scan
|
16BIT
MB8116165A
16-bit
256-bits
MB8116165A-60
MB8116165A-70
50-LEAD
|
PDF
|