Untitled
Abstract: No abstract text available
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable DATA BRIEFING ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 1.0µA (max) OPERATION VOLTAGE: 5V ±10% 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE EQUAL CYCLE and ACCESS TIMES: 55ns LOW VCC DATA RETENTION: 2V
|
Original
|
PDF
|
M68Z128
128Kb
M68Z128
B68Z128/811
AI00647
AI00657
|
TSOP 903
Abstract: TSOP32 TSOP32 Package M68Z128 128Kbx8
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable DATA BRIEFING ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 2.0µA (max) OPERATION VOLTAGE: 5V ±10% 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE EQUAL CYCLE and ACCESS TIMES: 55ns LOW VCC DATA RETENTION: 2V
|
Original
|
PDF
|
M68Z128
128Kb
M68Z128
B68Z128/903
AI00647
AI00657
TSOP 903
TSOP32
TSOP32 Package
128Kbx8
|
TSOP32
Abstract: M68Z128
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable PRELIMINARY DATA ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 2.0µA (max) OPERATION VOLTAGE: 5V ±10% 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE EQUAL CYCLE and ACCESS TIMES: 55ns
|
Original
|
PDF
|
M68Z128
128Kb
TSOP32
M68Z128
TSOP32
|
M68Z128
Abstract: TSOP32
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable • ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 2.0µA (max) ■ OPERATION VOLTAGE: 5V ±10% ■ 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE ■ EQUAL CYCLE and ACCESS TIMES: 55ns
|
Original
|
PDF
|
M68Z128
128Kb
TSOP32
M68Z128
TSOP32
|
M68Z128
Abstract: TSOP32
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable • ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 2.0µA (max) ■ OPERATION VOLTAGE: 5V ±10% ■ 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE ■ EQUAL CYCLE and ACCESS TIMES: 55ns
|
Original
|
PDF
|
M68Z128
128Kb
TSOP32
M68Z128
TSOP32
|
M68Z128
Abstract: TSOP32
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable PRELIMINARY DATA ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 1.0µA (max) OPERATION VOLTAGE: 5V ±10% 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE EQUAL CYCLE and ACCESS TIMES: 55ns
|
Original
|
PDF
|
M68Z128
128Kb
M68Z128
TSOP32
|
M68Z128
Abstract: TSOP32
Text: M68Z128 5V, 1 Mbit 128 Kbit x 8 Low Power SRAM with Output Enable FEATURES SUMMARY • ULTRA LOW DATA RETENTION CURRENT Figure 1. Package – 10nA (typical) – 2.0µA (max) ■ OPERATION VOLTAGE: 5.0V ± 10% ■ 128 Kbit x 8 VERY FAST SRAM WITH OUTPUT ENABLE
|
Original
|
PDF
|
M68Z128
TSOP32
M68Z128
TSOP32
|
M68Z128
Abstract: TSOP32
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable • ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 2.0µA (max) ■ OPERATION VOLTAGE: 5V ±10% ■ 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE ■ EQUAL CYCLE and ACCESS TIMES: 55ns
|
Original
|
PDF
|
M68Z128
128Kb
TSOP32
M68Z128
TSOP32
|
M68Z128
Abstract: TSOP32
Text: M68Z128 5V, 1 Mbit 128Kb x8 Low Power SRAM with Output Enable PRELIMINARY DATA ULTRA LOW DATA RETENTION CURRENT – 10nA (typical) – 2.0µA (max) OPERATION VOLTAGE: 5V ±10% 128Kb x 8 VERY FAST SRAM with OUTPUT ENABLE EQUAL CYCLE and ACCESS TIMES: 55ns
|
Original
|
PDF
|
M68Z128
128Kb
M68Z128
TSOP32
|