8510H
Abstract: i960 Cx Processor Instruction Set Quick Reference 80960CA AP-716 MCON00
Text: A AP-716 APPLICATION NOTE 80960Cx/80960Jx/80960Hx Architectural Comparison Tom Johnson SPG 80960 Systems Engineer Intel Corporation Mail Stop CH6-311 5000 W. Chandler Blvd. Chandler, Arizona 85226 January 29, 1996 Order Number: 272694-001 Information in this document is provided solely to enable use of Intel products. Intel assumes no liability
|
Original
|
PDF
|
AP-716
80960Cx/80960Jx/80960Hx
CH6-311
8510H
i960 Cx Processor Instruction Set Quick Reference
80960CA
AP-716
MCON00
|
automatic room power control circuit block diagram
Abstract: 80960 80960KB Programmer Reference manual 8-BIT INTELLIGENT CONTROLLER UNIT ICU Three Timer E-NAND tag 8610 stt 7000 NMOS F12 diode I-35 L Diode IR 1254
Text: i960 Jx Microprocessor User’s Manual September 1994 Order Number: 272483-001 Intel Corporation makes no warranty for the use of its products and assumes no responsibility for any errors which may appear in this document nor does it make a commitment to update the information contained herein.
|
Original
|
PDF
|
Index-13
Index-14
automatic room power control circuit block diagram
80960
80960KB Programmer Reference manual
8-BIT INTELLIGENT CONTROLLER UNIT ICU Three Timer
E-NAND
tag 8610
stt 7000
NMOS F12
diode I-35 L
Diode IR 1254
|
8424h
Abstract: 8408H 810CH i960HD 8708H
Text: 1 Programming Environment This chapter describes the i960 Jx processor’s programming environment including global and local registers, control registers, literals, processor-state registers and address space. 1.1 Overview The i960 architecture defines a programming environment for program execution, data storage and
|
Original
|
PDF
|
80960Jx
8424h
8408H
810CH
i960HD
8708H
|
intel atom microprocessor
Abstract: PC 80960 001-page 272495 32-bit intel microprocessor architecture dcct i960 Cx Instruction Set Quick Reference S-809 8448H 80960HD
Text: 80960HA/HD/HT SPECIFICATION UPDATE Release Date: July, 1996 Order Number 272830-001 The 80960HA/HD/HT may contain design defects or errors known as errata. Characterized errata that may cause the 80960HA/HD/HT’s behavior to deviate from published specifications
|
Original
|
PDF
|
80960HA/HD/HT
80960HA/HD/HT
intel atom microprocessor
PC 80960
001-page
272495
32-bit intel microprocessor architecture
dcct
i960 Cx Instruction Set Quick Reference
S-809
8448H
80960HD
|
HTR resistors
Abstract: 80960 80960SA reference i960 RP Processor 80960JF STT 433 1250H clock generator in dual core processor i960 Cx Instruction Set Quick Reference i960 Cx Processor Instruction Set Quick Reference
Text: i960 RP Microprocessor User’s Manual i960® RP Microprocessor User’s Manual February 1996 Order Number: 272736-001 Information in this document is provided in connection with Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel’s Terms and Conditions of Sale for
|
Original
|
PDF
|
Index-17
Index-18
HTR resistors
80960
80960SA reference
i960 RP Processor
80960JF
STT 433
1250H
clock generator in dual core processor
i960 Cx Instruction Set Quick Reference
i960 Cx Processor Instruction Set Quick Reference
|
80960
Abstract: BO 620 bbc timer stt 11 c17f i960 Cx Processor Instruction Set Quick Reference i960RP 80960JF 80960RD 80960RP MA11
Text: i960 Rx I/O Microprocessor Developer’s Manual Release Date: April, 1997 Order Number: 272736-002 The i960® Rx I/O Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Such errata are
|
Original
|
PDF
|
sa-26
Index-23
80960
BO 620
bbc timer stt 11
c17f
i960 Cx Processor Instruction Set Quick Reference
i960RP
80960JF
80960RD
80960RP
MA11
|
BG 616
Abstract: processor cross reference D-10 D-12 D-16 D-18 D-19 5252 F 1118 intel i960 RISC nsp 1337
Text: i960 Jx Microprocessor Developer’s Manual Release Date: December, 1997 Order Number: 272483-002 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel’s Terms and Conditions of
|
Original
|
PDF
|
Index-17
BG 616
processor cross reference
D-10
D-12
D-16
D-18
D-19
5252 F 1118
intel i960 RISC
nsp 1337
|
80960Rm
Abstract: aaaz 80960RN 0x00001450 0x00001204 0x0000101B 0x00001240
Text: 80960RM/RN Processor Initialization: Programming Guide & Initialization Code Application Note August 1998 Order Number: 273166-001 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual
|
Original
|
PDF
|
80960RM/RN
ic960
asm960
lnk960
cof960
80960Rm
aaaz
80960RN
0x00001450
0x00001204
0x0000101B
0x00001240
|
0x00001538
Abstract: 0x00001019 0x00001804 0x00001017 0x00001240 0x00001050 IOP303 1000H 80303 0x0000140c
Text: Intel 80303 I/O Processor Initialization: Programming Guide and Initialization Application Note April 2001 Order Number: 273395-005 Intel® 80303 I/O Processor Initialization: Programming Guide and Initialization Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual
|
Original
|
PDF
|
gcc960
gas960e
ev303ibr
ev303
0x00001538
0x00001019
0x00001804
0x00001017
0x00001240
0x00001050
IOP303
1000H
80303
0x0000140c
|
LB 124 d
Abstract: BH RV transistor i960 Cx Processor Instruction Set Quick Reference 80960JT 80960RM 80960RN REQ64 BIT3102 273160 80960
Text: i960 RM/RN I/O Processor Developer’s Manual July 1998 Order Number: 273158-001 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability
|
Original
|
PDF
|
80960RxJx
Index-11
LB 124 d
BH RV transistor
i960 Cx Processor Instruction Set Quick Reference
80960JT
80960RM
80960RN
REQ64
BIT3102
273160
80960
|
GC80960RS100
Abstract: p16c182 P16C180V GC80960RN100 I960R 1250H capacitor 106c intel schematics 80960RM 80960RN
Text: Intel i960® RM/RN/RS I/O Processor Specification Update September 4, 2001 Notice: The 80960RM/RN/RS processor may contain design defects or errors known as errata. Characterized errata that may cause the product’s behavior to deviate from pubished specifications are documented in this specification update.
|
Original
|
PDF
|
80960RM/RN/RS
GC80960RS100
p16c182
P16C180V
GC80960RN100
I960R
1250H
capacitor 106c
intel schematics
80960RM
80960RN
|
272495
Abstract: FF30 272484 80960HX 80960HA
Text: Converting Designs from the 80960HA/HD/HT Embedded Processors to the 80960JA/JF/JD/JT White Paper May 1998 Order Number: 273171-001 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual
|
Original
|
PDF
|
80960HA/HD/HT
80960JA/JF/JD/JT
80960JT
LCD-960.
80960Hx
80960Jx
com/design/i960/swsup/
272495
FF30
272484
80960HA
|
intel 8096 instruction set
Abstract: A23 1101 01A intel 8096 assembly language schematic diagram intel atom intel 8098 non interruptible and burst and memory tag 8634 CT3 current sensing instructio set of 8088 microprocessor I960 hx
Text: i960 Hx Microprocessor User’s Manual i960® Hx Microprocessor User’s Manual November 1995 Order Number: 272484-001 Information in this document is provided in connection with Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel’s Terms and Conditions of
|
Original
|
PDF
|
|
PC 80960
Abstract: processor chart 80960RM 80960RN FF34H ROUND ROBIN ARBITRATION AND FIXED PRIORITY A6410
Text: Initialization and System Requirements 11 This chapter describes the steps that the i960 RM/RN I/O processor performs during initialization. Discussed are the reset modes, the reset state and built-in self test BIST features. This chapter also describes the processor’s basic system requirements — including power, ground
|
Original
|
PDF
|
|
|
272484-001
Abstract: 272495 TTL catalog 8448H 272484 i960HA FAH 19 hx 630 A8A17 Intel i960 Hx
Text: i960 Hx Microprocessor User’s Manual i960® Hx Microprocessor User’s Manual November 1995 Order Number: 272484-001 Information in this document is provided in connection with Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel’s Terms and Conditions of
|
Original
|
PDF
|
|
80960JA
Abstract: 80960JD 80960JF 272852 intel DOC 80960 272483
Text: i960 Jx PROCESSOR SPECIFICATION UPDATE Release Date: April, 1997 Order Number: 272852-002 The i960® Jx Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Such errata are not
|
Original
|
PDF
|
80960Jx
12345678H
80960JA
80960JD
80960JF
272852
intel DOC
80960 272483
|
Date Code Formats intel
Abstract: 141 mrc Intel 80200 272484 0004H 0040H CP14 CP15 80960HX INTEL Date Code Formats
Text: Intel i960® Processor and Intel® XScale Processor Initialization Comparison Technical Note February 2001 Order Number: 273486-001 Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual
|
Original
|
PDF
|
|
intel 8255
Abstract: 8255 intel microprocessor block diagram gigabyte MOTHERBOARD CIRCUIT diagram dac 8419 block diagram of intel 8255 chip GC80960RP3V33 gigabyte motherboard BUS BAR specification fast page mode dram controller microprocessor 8255 application
Text: i960 RP/RD I/O PROCESSOR SPECIFICATION UPDATE Release Date: March, 1999 Order Number: 272918-020 The i960® RP/RD I/O Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.
|
Original
|
PDF
|
80960RP/RD
80960RP
80960RD
intel 8255
8255 intel microprocessor block diagram
gigabyte MOTHERBOARD CIRCUIT diagram
dac 8419
block diagram of intel 8255 chip
GC80960RP3V33
gigabyte motherboard
BUS BAR specification
fast page mode dram controller
microprocessor 8255 application
|
CAPACITOR VALUE TABLE
Abstract: FF39
Text: Initialization and System Requirements 1 This chapter describes the steps that the i960 Jx processor performs during initialization. Discussed are the RESET# pin, the reset state, and built-in self test BIST features. This chapter also describes the processor’s basic system requirements — including power, ground and clock —
|
Original
|
PDF
|
80960Jx
CAPACITOR VALUE TABLE
FF39
|
8424h
Abstract: 1488h 1250H 103DH 1428H 1484H 1118H 8620H 1278H 8420H
Text: Memory-Mapped Registers C This chapter describes the memory-mapped registers for the integrated peripherals. C.1 Overview The Peripheral Memory-Mapped Register PMMR interface gives software the ability to read and modify internal control registers. Each register is accessed as a memory-mapped 32-bit register
|
Original
|
PDF
|
32-bit
1838H
1828H
183CH
18FFH
1810H
180CH
1710H
80960RM/RN
8424h
1488h
1250H
103DH
1428H
1484H
1118H
8620H
1278H
8420H
|
80960RD
Abstract: 80960RP GC80960RD66 GC80960RP33 GC80960RP3V33 272918 intel DOC 80960RD66
Text: i960 RP/RD I/O PROCESSOR SPECIFICATION UPDATE Release Date: April, 1998 Order Number: 272918-017 The i960® RP/RD I/O Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.
|
Original
|
PDF
|
|
80960RD
Abstract: 80960RP GC80960RD66 GC80960RP33 GC80960RP3V33 272918 BIT3102
Text: i960 RP/RD I/O PROCESSOR SPECIFICATION UPDATE Release Date: May, 1998 Order Number: 272918-018 The i960® RP/RD I/O Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.
|
Original
|
PDF
|
|
bbc timer stt 11
Abstract: No abstract text available
Text: Index A absolute displacement addressing mode 2-5 memory addressing mode 2-5 offset addressing mode 2-5 AC 3-14 AC register, see Arithmetic Controls AC register access faults 3-7 access types restrictions 3-6 ADD 6-6 add conditional instructions 6-6 integer instruction 6-10
|
Original
|
PDF
|
80960RxJx
Index-11
bbc timer stt 11
|
272484
Abstract: A2Y 4h 80960MX
Text: in t J AP-716 APPLICATION NOTE 80960Cx/80960Jx/80960Hx Architectural Comparison January 29, 1996 Order Number: 272694-001 1-607 in y 1.0 AP-716 Introduction This document describes three implementations of the i960 architecture: the 80960Cx, 80960Jx, and 80960Hx
|
OCR Scan
|
PDF
|
AP-716
80960Cx/80960Jx/80960Hx
80960Cx,
80960Jx,
80960Hx
80960Jx
80960Cx
8096y
272484
A2Y 4h
80960MX
|