Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    TPD36 Search Results

    SF Impression Pixel

    TPD36 Price and Stock

    Marktech Optoelectronics MTPD3650D-1.4

    SENSOR PHOTODIODE 365NM TO46
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey MTPD3650D-1.4 Bulk
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    TPD36 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    Untitled

    Abstract: No abstract text available
    Text: Pocket Testers For Temperature and Relative Humidity * Model PTH-1XA $ 49 Model TPD36/37 $ 17/21 Model HH62TH $ 89 Shown smaller than actual size Temperature Tester ߜ Very Compact and Portable ߜ -58 to 302°F -50 to 150°C Measuring Range ߜ Integral Probe Design


    Original
    TPD36/37 HH62TH TDP36: 125mm TDP37: 200mm PDF

    Broken Conductor Detection for Overhead Line Distribution System

    Abstract: verilog code for CORDIC to generate sine wave verilog code for cordic algorithm for wireless la TXC 13.56 sma diode h5c intel 945 motherboard schematic diagram 2005Z fet k241 EARTH LEAKAGE RELAY diagram schematic diagram for panasonic inverter air cond
    Text: Stratix GX Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 408 544-7000 www.altera.com SGX5V1-1.2 Copyright 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    PDF

    cd 1619 CP

    Abstract: RX SOP 1738 bc 494 b f.m transmitter Schematics AL 1450 DV hp 2212 sdc 2025 AL 2450 dv circuit diagram toggle switches 2041 BY TRANSISTOR BC 187 vhdl code for 16 prbs generator
    Text: Stratix II GX Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIIGX5V1-4.2 Copyright 2007 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    PDF

    EP1S60

    Abstract: "Single-Port RAM"
    Text: Chapter 1. Introduction S51001-3.1 Introduction The Stratix family of FPGAs is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities of up to 79,040 logic elements LEs and up to 7.5 Mbits of RAM. Stratix devices offer up to 22 digital signal


    Original
    S51001-3 420-MHz EP1S60 "Single-Port RAM" PDF

    diode jd 4.7-16

    Abstract: MA4001
    Text: Stratix Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com S5V1-1.2 Copyright 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    166-MHz diode jd 4.7-16 MA4001 PDF

    SSTL-18

    Abstract: No abstract text available
    Text: Stratix GX November 2002, ver. 1.0 Introduction FPGA Family Data Sheet Preliminary Information The StratixTM GX family of devices is Altera’s second FPGA family to combine high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include 4 to 20 high-speed transceiver


    Original
    PDF

    circuit diagram of inverting adder

    Abstract: EP1S60 S51005-2 PN 0506
    Text: Section I. Stratix Device Family Data Sheet This section provides the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power


    Original
    PDF

    PC intel 945 MOTHERBOARD CIRCUIT diagram

    Abstract: verilog code for cordic algorithm TRANSISTOR SUBSTITUTION DATA BOOK 1993 intel 845 MOTHERBOARD pcb CIRCUIT diagram code for Discreet cosine Transform processor 945 mercury MOTHERBOARD CIRCUIT diagram 484BGA inverter PURE SINE WAVE schematic diagram intel 915 MOTHERBOARD pcb CIRCUIT diagram intel 845 MOTHERBOARD SERVICE MANUAL
    Text: Stratix Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com S5V1-3.4 Copyright 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    EL7551C EL7564C EL7556BC EL7562C EL7563C PC intel 945 MOTHERBOARD CIRCUIT diagram verilog code for cordic algorithm TRANSISTOR SUBSTITUTION DATA BOOK 1993 intel 845 MOTHERBOARD pcb CIRCUIT diagram code for Discreet cosine Transform processor 945 mercury MOTHERBOARD CIRCUIT diagram 484BGA inverter PURE SINE WAVE schematic diagram intel 915 MOTHERBOARD pcb CIRCUIT diagram intel 845 MOTHERBOARD SERVICE MANUAL PDF

    circuit diagram of inverting adder

    Abstract: KR 108 6621 3.3V
    Text: Stratix GX FPGA Family Data Sheet December 2004, ver. 2.2 Introduction The Stratix GX family of devices is Altera’s second FPGA family to combine high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include 4 to 20 high-speed transceiver


    Original
    PDF

    transistor gx 734

    Abstract: 1451 encoder bst 1046 Crossbar Switches SONET SDH vhdl code for 16 prbs generator din 2768 rx2 1107 MA1567
    Text: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration, and JTAG boundary-scan testing information, DC operating conditions, AC timing


    Original
    PDF

    2929 transistor

    Abstract: sun 2309
    Text: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power


    Original
    2003kage 2929 transistor sun 2309 PDF

    EP2SGX60EF1152C4N

    Abstract: equivalent transistor K 3562 EP2SGX60DF780I4N EP2SGX60EF1152C5 EP2SGX60DF780I4 EP2SGX60DF780C5 HD-SDI serializer EP2SGX60EF1152I4N EP2SGX130GF1508C5
    Text: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration, and JTAG boundary-scan testing information, DC operating conditions, AC timing


    Original
    EP2SGX130GF40C3ES EP2SGX130G EP2SGX130GF40C3NES EP2SGX130GF40C4ES EP2SGX130GF40C4NES EP2SGX130GF40C5ES EP2SGX130GF40C5NES EP2SGX130GF1508C3 EP2SGX130GF1508C3N EP2SGX130GF1508C4 EP2SGX60EF1152C4N equivalent transistor K 3562 EP2SGX60DF780I4N EP2SGX60EF1152C5 EP2SGX60DF780I4 EP2SGX60DF780C5 HD-SDI serializer EP2SGX60EF1152I4N EP2SGX130GF1508C5 PDF

    verilog code for 4 bit ripple COUNTER

    Abstract: Quartus II Handbook version 9.1 image processing
    Text: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration and JTAG boundaryscan testing information, DC operating conditions, AC timing


    Original
    PDF

    a 1757 transistor

    Abstract: Cyclone II FPGA vhdl code for asynchronous fifo TH 2028 3414 TRANSISTOR
    Text: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration and JTAG boundaryscan testing information, DC operating conditions, AC timing


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix GX November 2003, ver. 2.0 Introduction Preliminary Information Features. Altera Corporation DS-STXGX-2.0 L01-09828-00 FPGA Family Data Sheet The Stratix GX family of devices is Altera's® second FPGA family to combine high-speed serial transceivers with a scalable, high-performance


    Original
    L01-09828-00 PDF

    Untitled

    Abstract: No abstract text available
    Text: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power


    Original
    PDF

    circuit diagram of inverting adder

    Abstract: EP1S60 PCI 6602
    Text: Stratix April 2002, ver. 2.0 Introduction Preliminary Information Features. Data Sheet The Stratix family of programmable logic devices PLDs is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 114,140 logic elements (LEs) and up to 10 Mbits of RAM. Stratix devices


    Original
    420-MHz circuit diagram of inverting adder EP1S60 PCI 6602 PDF

    4046 PLL Designers Guide

    Abstract: EP1S60
    Text: Stratix August 2002, ver. 2.1 Introduction Preliminary Information Features. Data Sheet The StratixTM family of programmable logic devices PLDs is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 114,140 logic elements (LEs) and up to 10 Mbits of RAM. Stratix devices


    Original
    420-MHz 4046 PLL Designers Guide EP1S60 PDF

    876 pin bga

    Abstract: logic diagram to setup adder and subtractor S51005-2 EP1S60
    Text: Stratix Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com S5V1-3.4 Copyright 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    PDF

    Stratix 8300

    Abstract: 484-pin BGA 4008 adders EP1S60
    Text: Stratix December 2002, ver. 3.0 Introduction Preliminary Information Features. Data Sheet The StratixTM family of FPGAs is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 114,140 logic elements LEs and up to 10 Mbits of RAM. Stratix devices offer up to 28 digital signal


    Original
    420-MHz Stratix 8300 484-pin BGA 4008 adders EP1S60 PDF

    HD-SDI over sdh

    Abstract: uc 3884 b verilog code of prbs pattern generator S 1854 SMPTE-424 2206 CP 2262 encoder Programmable PLL Clock Generator SDH 209 toggle switches 2041 BY
    Text: Stratix II GX Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIIGX5V1-4.4 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    PDF

    free verilog code of prbs pattern generator

    Abstract: No abstract text available
    Text: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration, and JTAG boundary-scan testing information, DC operating conditions, AC timing


    Original
    EP2SGX130 EP2SGX90 1152-pin 1508-pin free verilog code of prbs pattern generator PDF

    "Stratix IV" Package layout information

    Abstract: EP1S25F780C7 EP1S30F780C7 S-51005
    Text: Stratix Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com S5V1-1.2 Copyright 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* "Stratix IV" Package layout information EP1S25F780C7 EP1S30F780C7 S-51005 PDF

    Untitled

    Abstract: No abstract text available
    Text: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration and JTAG boundaryscan testing information, DC operating conditions, AC timing


    Original
    PDF